Draper Principal Digital Design Verification Engineer in Cambridge, Massachusetts
Draper is an independent, nonprofit research and development company headquartered in Cambridge, MA. The 1,800 employees of Draper tackle important national challenges with a promise of delivering successful and usable solutions. From military defense and space exploration to biomedical engineering, lives often depend on the solutions we provide. Our multidisciplinary teams of engineers and scientists work in a collaborative environment that inspires the cross-fertilization of ideas necessary for true innovation. For more information about Draper, visit www.draper.com.
Our work is very important to us, but so is our life outside of work. Draper supports many programs to improve work-life balance including workplace flexibility, employee clubs ranging from photography to yoga, health and finance workshops, off site social events and discounts to local museums and cultural activities. If this specific job opportunity and the chance to work at a nationally renowned R&D innovation company appeals to you, apply now www.draper.com/careers.
Equal Employment Opportunity
Draper is committed to creating a diverse environment and is proud to be an affirmative action and equal opportunity employer. We understand the value of diversity and its impact on a high-performance culture. All qualified applicants will receive consideration for employment without regard to race, color, religion, sex, disability, age, sexual orientation, gender identity, national origin, veteran status, or genetic information.
Draper is committed to providing access, equal opportunity and reasonable accommodation for individuals with disabilities in employment, its services, programs, and activities. To request reasonable accommodation, please contact firstname.lastname@example.org.
Draper’s Digital Design Team is seeking a motivated and experienced Principal Verification Engineer to tackle novel verification challenges in FPGAs and ASICs. In this role, you will apply modern verification strategies to complex digital and mixed-signal designs in the areas of embedded security, cryptography, signal and image processing, navigation and communications.
You will develop verification approaches, author and execute verification plans, and use formal analysis tools. While leading verification teams, you will define the test-bench architecture and verification approach. You will be responsible for developing methodologies and defining processes used by verification teams. You will also have the opportunity to lead multi-disciplinary teams and learn, grow and contribute to a variety of projects. Join us as we develop the next generation of digital and embedded hardware platforms.
BS degree with 15 years’ experience
Fluent in SystemVerilog including SVA
Recent experience with UVM
Familiarity with at least one major industry simulator (Questasim, Xcelium, VCS)
Experience leading verification teams
Firm grasp of constrained-random and coverage-driven verification
Experience with formal analysis
Practice using Python, Perl, Bash or other scripting languages
Ability to work in a Linux environment
Strong analysis and problem-solving skills
MS degree with 15 years’ experience
Experience developing verification processes and best practices
Experience with analog or mixed-signal simulations (AMS)
- Applicants selected for this position will be required to obtain and maintain a government security Government security clearance requires proof of US citizenship.
External Company Name: The Charles Stark Draper Laboratory Inc